Design and Implementation of a Efficient Router using X Y Algorithm
Geethanjali N1, Rekha K.R2

1Geethanjali.N, Research Scholar, SJBIT Research Center, Bengaluru (Karnataka), India.

2Dr. Rekha K.R, Professor, Department of ECE, SJBIT Research Center, Bengaluru (Karnataka), India.

Manuscript received on 11 April 2021 | Revised Manuscript received on 29 May 2021 | Manuscript Accepted on 15 June 2021 | Manuscript published on 30 June 2021 | PP: 5-9 | Volume-1 Issue-3, June 2021 | Retrieval Number: 100.1/ijdcn.B5009021221 | DOI: 10.54105/ijdcn.B5009.061321

Open Access | Ethics and Policies | Cite | Mendeley | Indexing and Abstracting
© The Authors. Published by Lattice Science Publication (LSP). This is an open access article under the CC-BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)

Abstract: The engineering for on chip network configuration utilizing dynamic reconfiguration is an answer for Communication Interfaces, Chip cost, Quality of Service, ensure adaptability of the organization. The proposed engineering powerfully arrange itself concerning Hardware Modules like switches, Switch based packet , information to a packet size with changing the correspondence situation and its prerequisites on run time. The NOC Architecture assumes urgent part while planning correspondence frameworks intended for SOC. The NOC engineering be better over traditional transport, mutual transport plan , cross bar interconnection design intended for on chip organizations. In a greater part of the NO C engineering contains lattice, torus or different geographies to plan solid switch. In any case, the greater part of the plans are neglects to advance a Quality of Service, blocking issues, cost, Chip as well as mostly plan throughput, region transparency with inactivity. Proposed plan we are planning a reconfigurable switch for network on chip plan that improve the correspondence performance. The proposed configuration dodges the restrictions of transport based interconnection plans which are frequently applied in part progressively reconfigurable FPGA plans. With the assistance of this switch plan we can accomplish low inactivity and high information throughput.

Keywords: Network On Chip, Router, System On Chip, Multiplexer.
Scope of the Article: Wireless Communication